2022
DOI: 10.11591/ijeecs.v26.i1.pp172-183
|View full text |Cite
|
Sign up to set email alerts
|

Efficient carry select 16-bit square root adder with complementary metal-oxide semiconductor implementation

Abstract: The adder is the maximum usually used mathematics block in programs inclusive of <span lang="EN-US">central processing unit (CPU) and virtual sign processing. As a result, it is important to expand a space-saving, low-strength, high-overall performance adder circuit. The hassle is diagnosed to layout mathematics sub structures with minimized strength dissipation, low area, and minimal time postpone of common-sense circuits. In conventional <a name="_Hlk95894088"></a>carry select adder (CSA), … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 16 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?