2021
DOI: 10.1002/cta.3155
|View full text |Cite
|
Sign up to set email alerts
|

Efficient hardware‐accelerated pseudoinverse computation through algorithm restructuring for parallelization in high‐level synthesis

Abstract: This paper describes a fast and efficient hardware-accelerated pseudoinverse computation through algorithm restructuring and leveraging FPGA synthesis directives for parallelism prior to high-level synthesis (HLS). The algorithm, which is composed of modified Gram-Schmidt QR decomposition (MGS-QRD), triangular matrix inversion (TMI), and matrix multiplication (MM), is synthesized and implemented on a field-programmable gate array (FPGA). MGS-QRD is restructured and augmented with parallelism directives prior t… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2023
2023
2023
2023

Publication Types

Select...
1
1

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
(1 citation statement)
references
References 26 publications
0
1
0
Order By: Relevance
“…Tan et al introduced the use of FPGA to expedite the pseudoinverse computation [12]. The modified Gram-Schmidt QR decomposition (MGS-QRD) has been applied to calculate the pseudoinverse.…”
Section: Introductionmentioning
confidence: 99%
“…Tan et al introduced the use of FPGA to expedite the pseudoinverse computation [12]. The modified Gram-Schmidt QR decomposition (MGS-QRD) has been applied to calculate the pseudoinverse.…”
Section: Introductionmentioning
confidence: 99%