2024
DOI: 10.11591/ijeecs.v33.i2.pp777-786
|View full text |Cite
|
Sign up to set email alerts
|

Fault protection of quasi-delay-insensitive pipeline models using efficient coding for asynchronous network-on-chip

Renu Siddagangappa,
Nayana Dunthur Krishnagowda,
Deepthi Tumkur Srinivas Murthy

Abstract: <div align="center"><span>One promising approach for creating the chip-level connection of multiprocessing system on chip (MPSoC) is asynchronous logic. However, asynchronous systems are susceptible to errors. In this manuscript, the efficient fault-tolerant (FT) quasi-delay-insensitive (QDI) pipeline modules are designed using a delay-insensitive redundant check (DIRC) coding mechanism. The DIRC coding approach can tolerate single and multi-bit transient faults (TFs) in QDI-pipeline modules. The 4… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 12 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?