2002
DOI: 10.1007/978-0-387-35597-9_28
|View full text |Cite
|
Sign up to set email alerts
|

Feasible delay bound definition

Abstract: Abstract:Minimizing the number of iterations when satisfying performance constraints in Ie design is of fundamental importance to limit the design iterations. We present a method to determine the feasibility of delay constraint imposed on circuit path. From a layout oriented study of the path delay distribution, we show how to obtain the upper and lower bounds of the delay of combinatorial paths. Then we characterise these bounds and present a method to determine, , the average weighted loading factor allowing… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 11 publications
(12 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?