2017
DOI: 10.1109/tcsi.2017.2669108
|View full text |Cite
|
Sign up to set email alerts
|

Hardware/Software Approach to Designing Low-Power RNS-Enhanced Arithmetic Units

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
5

Citation Types

1
8
0

Year Published

2020
2020
2024
2024

Publication Types

Select...
6
2
1

Relationship

1
8

Authors

Journals

citations
Cited by 18 publications
(9 citation statements)
references
References 35 publications
1
8
0
Order By: Relevance
“…Using the diminished-1 technique increases the complexity of the devices. In the paper [17] a new hardware-software approach to the design of the arithmetic unit of the processor using RNS is proposed. Modular operations implemented in hardware using moduli of a special forms 2 , ∈ and 2 − 1, ∈ , > 1.…”
Section: Introductionmentioning
confidence: 99%
“…Using the diminished-1 technique increases the complexity of the devices. In the paper [17] a new hardware-software approach to the design of the arithmetic unit of the processor using RNS is proposed. Modular operations implemented in hardware using moduli of a special forms 2 , ∈ and 2 − 1, ∈ , > 1.…”
Section: Introductionmentioning
confidence: 99%
“…An excellent summary of other RNS applications for Digital Signal Processing (DSP) systems and analysis of various design issues can be found in [9]. Coprocessors with limited sets of instructions for high-speed and low power consumption executed in RNS have been proposed [10,11]. Besides these well-established applications, many other emerging RNS applications have been surveyed [12].…”
Section: Introductionmentioning
confidence: 99%
“…Recently, a remarkable effort resulted in the efficient hardware implementation of a sign-magnitude comparator for the moduli set {2 n , 2 n − 1, 2 n+1 − 1} [28]. Additionally, an elegant design approach for the enhanced arithmetic unit of an RNS was proposed in [29] based on a shared hardware/software method. The chosen moduli set consists of an even modulus 2 n with remaining moduli of type 2 m − 1.…”
Section: Introductionmentioning
confidence: 99%
“…To achieve this goal, for the first time, a programmable power-of-two scaler is presented for this augmented three-moduli set. By using a variable scaling factor 2 λ , up to half of the dynamic range of a given RNS can be scaled during runtime for the particular case of p = n. The design approach in [29] can be considered as a potential application of the proposed programmable scaler to ensure its reliability. The efficiency of the proposed RNS scaler has a direct impact on the efficiency of various applications, such as that presented in [29].…”
Section: Introductionmentioning
confidence: 99%