2019
DOI: 10.35940/ijitee.b1029.1292s319
|View full text |Cite
|
Sign up to set email alerts
|

High Speed Novel Design of Sram for Highly Reliable Applications

Abstract: Modern ICs are enormously complicated due to decrease in device size and increase in chip density involving several millions of transistors per chip. The rules for manufactured leads to a tremendous increase in complexity due to the amount of power dissipation are increased. In this paper, the design of novel SRAM is implemented for the highly reliable applications. For high-speed memory applications such as cache, a SRAM is often used. Power consumption is the key parameter for an SRAM memory design (SRAM). N… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 7 publications
(7 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?