Impact of IC wafer fab and assembly fab processes on package stress induced product reliability issues - an insight into the package stress relief design rules by simulation
Abstract:In this work the impact of the layout of the top metal of the Integrated Circuit (IC) and the most relevant process and material parameters of IC wafer fab and assembly fab on package stress induced damages to the ICs during temperature cycling is studied by means of thermo-mechanical simulations with experimental verifications. Besides die size, the materials for passivation, silicon thickness, molding compound properties, the cohesion between the molding compound and the die surface, and lead frame yield str… Show more
Set email alert for when this publication receives citations?
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.