2008 IEEE International Reliability Physics Symposium 2008
DOI: 10.1109/relphy.2008.4558928
|View full text |Cite
|
Sign up to set email alerts
|

Impact of IC wafer fab and assembly fab processes on package stress induced product reliability issues - an insight into the package stress relief design rules by simulation

Abstract: In this work the impact of the layout of the top metal of the Integrated Circuit (IC) and the most relevant process and material parameters of IC wafer fab and assembly fab on package stress induced damages to the ICs during temperature cycling is studied by means of thermo-mechanical simulations with experimental verifications. Besides die size, the materials for passivation, silicon thickness, molding compound properties, the cohesion between the molding compound and the die surface, and lead frame yield str… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 5 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?