2009
DOI: 10.1007/978-3-540-95948-9_3
|View full text |Cite
|
Sign up to set email alerts
|

Improving the Power-Delay Performance in Subthreshold Source-Coupled Logic Circuits

Abstract: Abstract. Subthreshold source-coupled logic (STSCL) circuits can be used in design of low-voltage and ultra-low power digital systems. This article introduces and analyzes new techniques for implementing complex digital systems using STSCL gates with an improved power-delay product (PDP) based on source-follower output stages. A test chip has been manufactured in a conventional digital 0.18µm CMOS technology to evaluate the performance of the proposed STSCL circuit, and speed and PDP improvements by a factor o… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2010
2010
2010
2010

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 14 publications
0
0
0
Order By: Relevance