Abstract:Discrete Gate Sizing is a commonly used optimization technique for leakage power minimization subject to timing constraints. Basically, sizing corresponds to select, for each gate in a circuit, an implementation option (e.g. a combination of gate size and threshold voltage) available in the cell library such that the leakage power is minimized. A cell library has also max slew and max capacitance constraints which might be considered during optimization. In this work we modify an existing Lagrangian Relaxation… Show more
Set email alert for when this publication receives citations?
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.