2012
DOI: 10.18090/samriddhi.v3i2.1618
|View full text |Cite
|
Sign up to set email alerts
|

Low Power CMOS Dynamic Latch Comparator using 0.18μm Technology

Abstract: The design and analysis of low power, high speed CMOS dynamic latch comparator is presented. The comparator combines the features of both, the resistive dividing network and differential current sensing comparator. The proposed design will improve the comparator performance by reducing the propagation delay, power dissipation.Simulation results are obtained in 0.18um with supply voltages of 1.8v respectively. The schematic of comparator is captured using Cadence Virtuoso schematic editor and simulated using th… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 2 publications
(1 reference statement)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?