2011
DOI: 10.1109/tcsii.2011.2168012
|View full text |Cite
|
Sign up to set email alerts
|

Low-Power Spectral-Line Clock Recovery Algorithm for SDR Applications

Abstract: In this brief, we present a low-complexity digital spectral-line (SL) clock recovery algorithm that is suitable for low-power software-defined radio (SDR) communications. In order to reduce the resource and power consumption, we used a customized integrator to remove the most disruptive SL harmonics. Performance is established in terms of mean-square timing error (MSTE), computational complexity, and power consumption. To assess the viability of the proposed algorithm, the MSTE of the proposed method is compar… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2016
2016
2016
2016

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 11 publications
0
0
0
Order By: Relevance