Low sheet resistance buried metal bit line realized by high-temperature metal CVD process in vertical channel transistor array
Chao Tian,
Jiabao Sun,
Yanlei Ping
et al.
Abstract:With the continuous evolution of Dynamic Random-Access Memory (DRAM) devices, there is a growing demand for increased storage density per unit area. In this work, we aim to create a high-density array of vertical channel transistors using advanced DRAM process technology. A thickness of SiO2 (X+3 nm) was determined for the protective layer, which shows best protecting effect. We employed chemical vapor deposition (CVD) to grow thin Ti films on the array's bottom. To reduce the resistance of buried bit line (BB… Show more
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.