2017 International Conference on Circuits, System and Simulation (ICCSS) 2017
DOI: 10.1109/cirsyssim.2017.8023173
|View full text |Cite
|
Sign up to set email alerts
|

Mathematical estimation of logical masking capability of majority/minority gates used in nanoelectronic circuits

Abstract: Abstract-In nanoelectronic circuit synthesis, the majority gate and the inverter form the basic combinational logic primitives. This paper deduces the mathematical formulae to estimate the logical masking capability of majority gates, which are used extensively in nanoelectronic digital circuit synthesis. The mathematical formulae derived to evaluate the logical masking capability of majority gates holds well for minority gates, and a comparison with the logical masking capability of conventional gates such as… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 41 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?