DOI: 10.5821/dissertation-2117-113684
|View full text |Cite
|
Sign up to set email alerts
|

Memory hierarchies for future HPC architectures

Abstract: Efficiently managing the memory subsystem of modern multi/manycore architectures is increasingly becoming a challenge as systems grow in complexity and heterogeneity. In the field of high performance computing (HPC) in particular, where massively parallel architectures are used and input sets of several terabytes are common, careful management of the memory hierarchy is crucial to exploit the full computing power of these systems. The goal of this thesis is to provide computer architects with valuable in… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 87 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?