2023
DOI: 10.3390/en16031111
|View full text |Cite
|
Sign up to set email alerts
|

Mitigation of Insulator Lightning-Induced Voltages by Installing Parallel Low-Voltage Surge Arresters

Abstract: In this paper, we propose a mitigation method for reducing lightning-induced insulator voltages based on the installation of low-voltage surge arresters aligned parallelly to the insulator. The three-dimensional finite-difference time-domain (FDTD) method is applied to numerically model a real surge arrester residual voltage evaluation system. The application of a transient current pulse, typical of lightning discharges, is considered in our numerical model. We considered cases with one or two surge arresters … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 33 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?