2020
DOI: 10.48550/arxiv.2002.05292
|View full text |Cite
Preprint
|
Sign up to set email alerts
|

NN-PARS: A Parallelized Neural Network Based Circuit Simulation Framework

Abstract: The shrinking of transistor geometries as well as the increasing complexity of integrated circuits, significantly aggravate nonlinear design behavior. This demands accurate and fast circuit simulation to meet the design quality and time-tomarket constraints. The existing circuit simulators which utilize lookup tables and/or closed-form expressions are either slow or inaccurate in analyzing the nonlinear behavior of designs with billions of transistors. To address these shortcomings, we present NN-PARS, a neura… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 16 publications
(21 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?