2022
DOI: 10.3390/bioengineering9020042
|View full text |Cite
|
Sign up to set email alerts
|

Noise Power Minimization in CMOS Brain-Chip Interfaces

Abstract: This paper presents specific noise minimization strategies to be adopted in silicon–cell interfaces. For this objective, a complete and general model for the analog processing of the signal coming from cell–silicon junctions is presented. This model will then be described at the level of the single stages and of the fundamental parameters that characterize them (bandwidth, gain and noise). Thanks to a few design equations, it will therefore be possible to simulate the behavior of a time-division multiplexed ac… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 25 publications
(31 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?