Proceedings of the 51st Annual Design Automation Conference 2014
DOI: 10.1145/2593069.2593179
|View full text |Cite
|
Sign up to set email alerts
|

Parasitic-aware Sizing and Detailed Routing for Binary-weighted Capacitors in Charge-scaling DAC

Abstract: Capacitor sizing is a crucial step when designing a chargescaling digital-to-analog converter. Larger capacitor size can achieve better circuit accuracy and performance due to less impact from random, systematic, and parasitic mismatch. However, it also results in much larger chip area and even more power consumption. In addition to minimizing random and systematic mismatch during common-centroid capacitor placement, this paper presents the first problem formulation in the literature which simultaneously consi… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1

Citation Types

0
7
0

Year Published

2015
2015
2020
2020

Publication Types

Select...
3
2

Relationship

1
4

Authors

Journals

citations
Cited by 10 publications
(7 citation statements)
references
References 15 publications
0
7
0
Order By: Relevance
“…. The results show that the placement presented in [18] achieves the lower ratio mismatch M and higher overall correlation coefficient L than the PACES 6-bit placement. The low ratio mismatch M is due to the capacitor C0 and C1 are located at the center of capacitor array that are connected together, whereas the capacitor C0 and C1 of PACES 6-bit are located at the center diagonal of capacitor array.…”
Section: Resultsmentioning
confidence: 92%
See 3 more Smart Citations
“…. The results show that the placement presented in [18] achieves the lower ratio mismatch M and higher overall correlation coefficient L than the PACES 6-bit placement. The low ratio mismatch M is due to the capacitor C0 and C1 are located at the center of capacitor array that are connected together, whereas the capacitor C0 and C1 of PACES 6-bit are located at the center diagonal of capacitor array.…”
Section: Resultsmentioning
confidence: 92%
“…For 6-bit binary-weighted continued ratio placements, which are marked in the yellow of the Table VI, the PACES placement is compared to the placement presented in [18]. In this case, the same routing method is applied to the two placements.…”
Section: Resultsmentioning
confidence: 99%
See 2 more Smart Citations
“…Again, the evaluated average code width is obtained in (4), which can be substituted into (5) and (6) to obtain the DNL and INL values, respectively. There were several studies proposed to reduce the capacitor mismatch by the proper physical design in placement [16], routing [17], and the structure of the unit capacitor [18], [19].…”
Section: B Capacitor Mismatchmentioning
confidence: 99%