Proceedings of the 12th ACM International Conference on Computing Frontiers 2015
DOI: 10.1145/2742854.2742866
|View full text |Cite
|
Sign up to set email alerts
|

Position-aware thread-level speculative parallelization for large-scale chip-multiprocessor

Abstract: Thread-Level Speculation (TLS) is an effective mechanism for exploiting automatic parallelization of the sequential programs, especially for the large scale chip multiprocessor (CMP) which is rich of idle computation resources on chip. TLS could use the idle computation resources to improve the performance of sequential program. However, the interthread correlation between the speculative threads requests more careful core assignment and thread scheduling for the TLS execution, rather than the conventional thr… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 24 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?