2010 35th IEEE Photovoltaic Specialists Conference 2010
DOI: 10.1109/pvsc.2010.5616823
|View full text |Cite
|
Sign up to set email alerts
|

Potential Induced Degradation of solar cells and panels

Abstract: Since solar energy generation is getting more and more important worldwide PV systems and solar parks are becoming larger consisting of an increasing number of solar panels being serially interconnected. As a consequence panels are frequently exposed to high relative potentials towards ground causing High Voltage Stress (HVS). The effect of HVS on long term stability of solar panels depending on the leakage current between solar cells and ground has been first addressed by NREL in 2005 [1). This potential degr… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
2

Citation Types

5
295
0
14

Year Published

2014
2014
2022
2022

Publication Types

Select...
5
3

Relationship

0
8

Authors

Journals

citations
Cited by 373 publications
(314 citation statements)
references
References 3 publications
5
295
0
14
Order By: Relevance
“…In the last decade, polarization [3] and potential-induced degradation (PID) [4] have come to be understood as critically important failure mechanisms that are not examined in standardized testing. Mechanistic aspects of PID occurring in conventional crystalline silicon films have been studied by Neumann and coworkers [5].…”
Section: Introductionmentioning
confidence: 99%
“…In the last decade, polarization [3] and potential-induced degradation (PID) [4] have come to be understood as critically important failure mechanisms that are not examined in standardized testing. Mechanistic aspects of PID occurring in conventional crystalline silicon films have been studied by Neumann and coworkers [5].…”
Section: Introductionmentioning
confidence: 99%
“…Note that the unpassivated reference cells have the same processing sequence, but without the formation of the advanced rear passivation structure (steps 3-5 in Table 1). An electrical field strength of +50 or -50 V DC /mm glass thickness is applied between the backside of the SLG and the SLG/Mo interface, two approaches previously called "potential induced degradation" (PID) or "accelerated recovery", respectively [11][12][13]. To be able to induce such electrical fields to those cells, first a few extra steps are needed: (i) the sample backside and edges are etched with dilute HCl to remove any conductive paths between the contacts for the external voltage created by the deposition of CdS and/or ZnO:Al, (ii) an electrical contact is applied to the backside of the substrate by means of aluminium tape, and (iii) an electrical contact is soldered to the Mo back contact of the solar cell stack, see [13] for a picture and sketch.…”
Section: Methodsmentioning
confidence: 99%
“…The samples are exposed to a temperature of 85 °C in air atmosphere with an applied bias of ±50 V between the glass substrate and the Mo (ground). In case of +50 V, this approach is called PID, as designated and explained in [11][12][13]. In case of -50 V, the approach is called accelerated recovery, as designated and explained in [13].…”
Section: Methodsmentioning
confidence: 99%
See 1 more Smart Citation
“…In solar cells, micro-crack is a genuine defect of photovoltaic (PV) modules [1][2][3]. It is difficult to prevent these cracks from developing in solar cells.…”
Section: Introductionmentioning
confidence: 99%