2008 11th EUROMICRO Conference on Digital System Design Architectures, Methods and Tools 2008
DOI: 10.1109/dsd.2008.89
|View full text |Cite
|
Sign up to set email alerts
|

Power Optimization of Asynchronous Circuits through Simultaneous Vdd and Vth Assignment and Template Sizing

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2009
2009
2012
2012

Publication Types

Select...
3

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 17 publications
0
1
0
Order By: Relevance
“…In addition, the framework can be easily extended to include other techniques such as multiple gate oxide assignment. Because of such unique advantages, we have seen recent work that adopted genetic algorithms in power optimization frameworks which used multiple power reduction techniques, for example, the power optimization for asynchronous circuits [34] and FinFET-based combinational logics [35].…”
Section: Power Reduction Techniques and Related Workmentioning
confidence: 99%
“…In addition, the framework can be easily extended to include other techniques such as multiple gate oxide assignment. Because of such unique advantages, we have seen recent work that adopted genetic algorithms in power optimization frameworks which used multiple power reduction techniques, for example, the power optimization for asynchronous circuits [34] and FinFET-based combinational logics [35].…”
Section: Power Reduction Techniques and Related Workmentioning
confidence: 99%