2021
DOI: 10.36227/techrxiv.14790066
|View full text |Cite
Preprint
|
Sign up to set email alerts
|

Priority Queue VLSI Architecture for Sequential Decoder of Polar Codes

Abstract: <div>The VLSI architectures for stack or priority queue (PQ) are required in the implementation of stack or sequential decoders of polar codes. Such type of decoders provide good BER performance keeping complexity low. Extracting the best and the worst paths from PQ is the most complex operation in terms of both latency and complexity, because this operation requires full search along priority queue. In this work we propose a low latency and low complexity parallel hardware architecture for PQ, which is … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 17 publications
(25 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?