2012 Symposium on VLSI Technology (VLSIT) 2012
DOI: 10.1109/vlsit.2012.6242447
|View full text |Cite
|
Sign up to set email alerts
|

Process control & integration options of RMG technology for aggressively scaled devices

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2

Citation Types

1
24
0

Year Published

2012
2012
2017
2017

Publication Types

Select...
3
3

Relationship

1
5

Authors

Journals

citations
Cited by 20 publications
(25 citation statements)
references
References 0 publications
1
24
0
Order By: Relevance
“…. We have fabricated PMOS and NMOS RMG gate stacks traditionally used for logic applications , which are illustrating why we need a specific gate stack optimization for DRAMs. These stacks are obtained by using two different TiN deposition techniques (needed for the ESL and eWF control), with a thicker SiO 2 interfacial layer to account for the stronger gate leakage requirements.…”
Section: Gate Stack Optimizationmentioning
confidence: 99%
See 1 more Smart Citation
“…. We have fabricated PMOS and NMOS RMG gate stacks traditionally used for logic applications , which are illustrating why we need a specific gate stack optimization for DRAMs. These stacks are obtained by using two different TiN deposition techniques (needed for the ESL and eWF control), with a thicker SiO 2 interfacial layer to account for the stronger gate leakage requirements.…”
Section: Gate Stack Optimizationmentioning
confidence: 99%
“…Another consideration that has to be taken into account is related to the ESL. It has been shown that TiN is capable of guaranteeing the ESL functionality required to prevent the excess of Al diffusion , however, an increase of the metal gate thickness generates a significant unwanted work function increase (Fig. ).…”
Section: Gate Stack Optimizationmentioning
confidence: 99%
“…[4][5][6][7][8] There are two ways to maintain a good-quality interface in a HKlast approach: firstly, this can be achieved by a careful removal of the dummy oxide and an optimized surface cleaning prior to the formation of the interfacial oxide layer (SiO 2 IL) and Atomic Layer Deposition (ALD) of the HfO 2 . 9 It has been observed that a similar interface and gate oxide quality is obtained using different pre-deposition cleans, i.e., an HF etch; a plasma etch or the combination of the two. 3,9 A second approach is based on the application of a post-ALD thermal anneal or an SF 6 -plasma treatment.…”
mentioning
confidence: 96%
“…9 It has been observed that a similar interface and gate oxide quality is obtained using different pre-deposition cleans, i.e., an HF etch; a plasma etch or the combination of the two. 3,9 A second approach is based on the application of a post-ALD thermal anneal or an SF 6 -plasma treatment. 9,10 It is known from the past that introduction of F in the gate oxide can reduce the density of active border traps (BTs) and interface states, [11][12][13][14][15][16][17] which has recently also been validated for high-κ-last pMOSFETs through LF noise studies.…”
mentioning
confidence: 96%
See 1 more Smart Citation