The fabrication of peripheral CMOS devices for DRAM memories requires specific optimization with respect to a standard logic flow, imposed by the additional constraints linked to the memory element fabrication. Several process tunings are needed to keep pace with the request for low leakage and low cost devices combined with the needs of highly performant and resilient circuits. In this article, we summarize the most significant developments achieved in recent years focusing on HKMG Gate stack, junction tuning, silicide optimization for DRAM peripheral transistors. Three different solutions with different fabrication complexity and performance for HKMG, optimized junction, and thermally stable NiPt silicide fabrication, all compatible with the DRAM requirements, are discussed.