2020
DOI: 10.1002/cpe.5659
|View full text |Cite
|
Sign up to set email alerts
|

Reconfigurable Fault‐tolerance mapping of ternary N‐cubes onto chips

Abstract: Network-on-chip (NoC) is a new design method of system-on-chip used in very large scale integrated circuit (VLSI) systems. It is an important issue for choosing the appropriate topology for NoC. Wirelength and layout area are significant parameters affecting NoC due to the restriction of chip area. In this paper, we propose a new interconnection network called the incomplete ternary n-cube for parallel computing systems. Then, a linear algorithm is proposed to layout incomplete ternary n-cube network onto toru… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2

Citation Types

0
2
0

Year Published

2021
2021
2024
2024

Publication Types

Select...
3

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(2 citation statements)
references
References 44 publications
0
2
0
Order By: Relevance
“…These guest and host graphs usually are interconnection networks which enables task distribution, architectural modeling, and algorithm migration 1 . In recent decades, embedding has been investigated for different significant and architecturally vital interconnection networks 2–7 . Hypercubes and hypercube variants have attracted the most recognition and have been investigated extensively regarding embedding 2,8–14 .…”
Section: Introductionmentioning
confidence: 99%
See 1 more Smart Citation
“…These guest and host graphs usually are interconnection networks which enables task distribution, architectural modeling, and algorithm migration 1 . In recent decades, embedding has been investigated for different significant and architecturally vital interconnection networks 2–7 . Hypercubes and hypercube variants have attracted the most recognition and have been investigated extensively regarding embedding 2,8–14 .…”
Section: Introductionmentioning
confidence: 99%
“…Until then only approximations were given in the form of bounds 10,15,17 . Here are few works which are concerned about optimizing the layout for the considered embedding: complete Josephus cube into tree related architectures, 8 balanced complete multipartite graphs onto cartesian product between {Path, Cycle} and trees, 18 balanced complete multipartite graphs onto grids and tree related structures, 19 spined cube into grid, 20 complete bipartite graph into sibling tree, 21 augmented cube into tree related and windmill structures, 9 fault tolerance mapping of ternary N$$ N $$‐cube onto chips, 4 hierarchical cube into linear array and k$$ k $$‐rooted complete binary trees, 5 hierarchical folded cubes into linear arrays and complete binary trees, 1 circular layout of hypercube, 12 hypercube into certain trees, 6 locally twisted cube into grid, 13 familiar graphs onto hypercube, 7 hypercube into cylinder, 14 and 3‐Ary n$$ n $$‐cube into grid 22 …”
Section: Introductionmentioning
confidence: 99%