2014 IEEE 57th International Midwest Symposium on Circuits and Systems (MWSCAS) 2014
DOI: 10.1109/mwscas.2014.6908595
|View full text |Cite
|
Sign up to set email alerts
|

Reduced clock harmonic distortion technique in maximum tunable switched-R-MOSFET-C filters

Abstract: In this paper a method to reduce the harmonic distortion caused by the switching operation in switched-R MOSFET-C filters is presented. The technique is demonstrated through simulations and backed by analytical expressions for first order active RC and second order biquad filters; the improvement in clock distortion is presented and compared with previously reported architectures. The proposed harmonic cancellation technique shows an improvement of more than 33 dB over previous architectures without compromisi… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 5 publications
0
0
0
Order By: Relevance