Proceedings of the SC '23 Workshops of the International Conference on High Performance Computing, Network, Storage, and Analys 2023
DOI: 10.1145/3624062.3624196
|View full text |Cite
|
Sign up to set email alerts
|

Reducing Memory Requirements for the IPU using Butterfly Factorizations

S.-Kazem Shekofteh,
Christian Alles,
Holger Fröning

Abstract: High Performance Computing (HPC) benefits from different improvements during last decades, specially in terms of hardware platforms to provide more processing power while maintaining the power consumption at a reasonable level. The Intelligence Processing Unit (IPU) is a new type of massively parallel processor, designed to speedup parallel computations with huge number of processing cores and on-chip memory components connected with high-speed fabrics. IPUs mainly target machine learning applications, however… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 7 publications
0
0
0
Order By: Relevance