2016 27th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC) 2016
DOI: 10.1109/asmc.2016.7491160
|View full text |Cite
|
Sign up to set email alerts
|

Reduction of “Dark-Gate” defects in replacement-metal-gate process and middle-of-line contacts for advanced planar CMOS and FinFET technology

Abstract: We systematically analyzed that the "dark-gate" defects were detected by e-beam and bright field inspection as one of the top yield limiters (i.e. the defects of gate-to-contact shorts/leakage) and correlated these to physical failure modes in multiple steps through RMG and MOL process steps. A few effective/novel solutions in the process steps are successfully demonstrated with planar CMOS technology, and are useful for robust RMG/MOL process and yield step-up with 128Mb SRAM/Logic for both planar CMOS and Fi… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 7 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?