2019 Conference on Design and Architectures for Signal and Image Processing (DASIP) 2019
DOI: 10.1109/dasip48288.2019.9049194
|View full text |Cite
|
Sign up to set email alerts
|

Run-Time Coarse-Grained Hardware Mitigation for Multiple Faults on VLIW Processors

Abstract: As transistors scale down, processors are more vulnerable to radiation that can cause multiple transient faults in function units. Rather than excluding these units from execution, performance overhead of VLIW processors can be reduced when fault-free components of these affected units are still used. In the proposed approach, the function units are enhanced with coarse-grained fault detectors. A rescheduling of the instructions is performed at run-time to use not only the healthy function units, but also the … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 7 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?