2012
DOI: 10.4103/0377-2063.94074
|View full text |Cite
|
Sign up to set email alerts
|

Scanning the Issue

Abstract: Power dissipation and propagation delay are contradicting factors in the design of VLSI CMOS circuits. This paper investigates CMOS circuits with Self-Bias Transistors (SBTs) connected between the pull-up/down network and the supply rails. Previous research on circuits with SBTs shows substantial reduction in leakage power of combinational circuits. We extend the analyses by studying both static and dynamic power and also propagation delay for combinational as well as sequential circuits. Transistor-level dual… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 5 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?