Proceedings of the 4th International Conference on Hardware/Software Codesign and System Synthesis 2006
DOI: 10.1145/1176254.1176297
|View full text |Cite
|
Sign up to set email alerts
|

Shapes:

Abstract: Nanoscale systems on chip will integrate billion-gate designs. The challenge is to find a scalable HW/SW design style for future CMOS technologies. Tiled architectures suggest a possible path: "small" processing tiles connected by "short wires". A typical SHAPES tile contains a VLIW floating-point DSP, a RISC, a DNP (Distributed Network Processor), distributed on chip memory, the POT (a set of Peripherals On Tile) plus an interface for DXM (Distributed External Memory). The SHAPES routing fabric connects on-ch… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2010
2010
2013
2013

Publication Types

Select...
5
1

Relationship

1
5

Authors

Journals

citations
Cited by 35 publications
(1 citation statement)
references
References 23 publications
0
1
0
Order By: Relevance
“…The Virtual SHAPES Platform (VSP) has been developed in the context of the SHAPES (Paolucci, Jerraya, Leupers, Thiele, & Vicini, 2006) project. SHAPES is a tiled scalable software hardware architecture.…”
Section: Performance Evaluationmentioning
confidence: 99%
“…The Virtual SHAPES Platform (VSP) has been developed in the context of the SHAPES (Paolucci, Jerraya, Leupers, Thiele, & Vicini, 2006) project. SHAPES is a tiled scalable software hardware architecture.…”
Section: Performance Evaluationmentioning
confidence: 99%