4H-SiC asymmetrical gate turn-off (GTO) thyristors have been developed using a PP -NP + epitaxial layer structure, where Pis a 35 µm thick p-type drift layer doped at 5×10 14 cm -3 . The process sequence uses plasma etching steps (ECRRIE) in order to expose inter-digitated devices with a recessed gate structure. Knowing the difficulty in reaching the theoretical forward blocking capability of V b = 6 kV, calculated by numerical simulations using the finite element code MEDICI TM , three different device terminations were realized. The first and simplest termination used is a MESA etched down to 12 µm depth into the drift layer. Better performances were expected by using a combination of mesa and Junction Termination Extension (JTE), where implantation and anneal have to be precisely adjusted. Finally, Etched Guard Ring (EGR) terminations were realized etching five 2 µm wide grooves around the device periphery through the n-base layer. Electrical characteristics of the devices with all the three terminations are presented and discussed. The highest breakover voltage measured for mesa terminated devices reaches 3.9 kV.