2013
DOI: 10.1016/j.procs.2013.06.080
|View full text |Cite
|
Sign up to set email alerts
|

Toward an FPGA Hardware Implementation of the Alamouti 4x2 Space-time Block Coding

Abstract: In the recent years Space Time Block Coding has attracted the attention of the research community in the quest of achieve this aim, STBC exploits the spatial diversity. However, complexity challenges exacerbate when more than two transmit and more than one receive antennas are used. This paper presents the implementation of a low-complexity Maximum Likelihood (ML) decoding complexity of the Double Alamouti 4×2 STBC. The design exploits and takes advantage of the enhanced processing capability of an FPGA to ach… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 10 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?