Ultra-low power 10-bit 50–90 MSps SAR ADCs in 65 nm CMOS for multi-channel ASICs
Mirosław Firlej,
Tomasz Fiutowski,
Marek Idzik
et al.
Abstract:The design and measurement results of ultra-low power, fast
10-bit Successive Approximation Register (SAR) Analog-to-Digital
Converter (ADC) prototypes in 65 nm CMOS technology are presented.
Eight prototype ADCs were designed using two different switching
schemes of capacitive Digital-to-Analog Converter (DAC), based on
MIM or MOM capacitors, and controlled by standard or low-power SAR
logic. The layout of each ADC prototype is drawn in 60 μm
pitch to make it ready for multi-channel implementati… Show more
Set email alert for when this publication receives citations?
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.