2007
DOI: 10.1145/1278480.1278563
|View full text |Cite
|
Sign up to set email alerts
|

Using negative edge triggered ffs to reduce glitching power in FPGA circuits

Abstract: This paper presents an algorithm for reducing dynamic power dissipated by Field-Programmable Gate Array (FPGA) circuits. The algorithm uses a fast probability based model to estimate glitches on wires in a circuit and then inserts negative edge triggered FFs at outputs of Lookup Tables (LUTs) that produce glitches. A negative edge triggered FF maintains the logic value produced by the LUT in the previous cycle for the first half of the clock period, filtering glitches that occur at the output of the LUT. The p… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2010
2010
2013
2013

Publication Types

Select...
5

Relationship

0
5

Authors

Journals

citations
Cited by 10 publications
references
References 22 publications
0
0
0
Order By: Relevance