2024
DOI: 10.1088/1361-6463/ad626d
|View full text |Cite
|
Sign up to set email alerts
|

Vertically stacked van der Waals heterostructures for three-dimensional circuitry elements

Jinshui Miao,
Yueyue Fang,
Yu Jiang
et al.

Abstract: Two-dimensional (2D) layered materials have been actively explored for electronic device applications because of their ability to form van der Waals heterostructures with unique electronic properties. Vertical integration of atomically thin 2D materials can enable the design of a three-dimensional (3D) circuit which is a promising pathway to continuously increase device density. In this study, we vertically stack 2D materials, such as graphene(Gr), MoS2, and black phosphorus (BP) to build transistors, heterost… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 22 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?