Static timing verification on a large full-custom design is an extremely challenging problem for which no complete solution exists. In this paper, we present our experience on the timing verification of our next generation CMOS CPU design using an internally developed tool, NTV. The entire chip, which consists of 1.2M transistors and 500K nodes, has been verified by NTV in less than 7 CPU hours on a VAX-8800. 42K timing constraints were verified and 350K signal paths were traced.Among the reported critical paths, 85% were already known to designers and the remaining 15'%0were unforeseen critical paths.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.