In this paper, we presents a correcting method based on an error table and fractional delay filter for correcting timing mismatch in a time-interleaved analog-to-digital converter (TIADC). This method uses the ramp signal to estimate timing mismatch and the error table storage error value. A Farrow structure fractional delay filter is utilized to implement the calibration of mismatch. Simulation results show that this method can realize the correction of timing mismatch and suppress the spurious component effectively with a good correction effect.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.