An inverter-based track-and-hold circuit that merges the functions of buffering and sampling is proposed, simultaneously improving linearity, bandwidth and power efficiency when compared to stateof-the-art designs. The circuit operation and its governing equations are presented, and simulation results of an 80 GS/s, 5.5 ENOB timeinterleaved prototype consuming 25 mW from a 0.7 V supply demonstrate the advantages of the proposed topology using a predictive 7 nm FinFET CMOS technology.
A novel resistorless bipolar junction transistor (BJT) bias and curvature compensation circuit for ultra-low power CMOS bandgap voltage references (BGR) is introduced. It works in the nano-ampere current consumption range and under 1 V of power supply. The analytical behavior of the circuit is described, and simulation results for a 0.18 µm CMOS standard process are analysed. A junction voltage of 550 mV at room temperature is obtained (at an emitter current of 3.5 nA), presenting an almost linear temperature dependence, while the power consumption of the whole circuit is 3.4 nW under a 0.8 V power supply at 27 o C. The estimated silicon area is 0.00135 mm 2 .
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.