2015
DOI: 10.1109/jssc.2014.2384025
|View full text |Cite
|
Sign up to set email alerts
|

A 12 bit 160 MS/s Two-Step SAR ADC With Background Bit-Weight Calibration Using a Time-Domain Proximity Detector

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
4

Citation Types

1
57
0

Year Published

2016
2016
2022
2022

Publication Types

Select...
6
1
1

Relationship

0
8

Authors

Journals

citations
Cited by 114 publications
(58 citation statements)
references
References 22 publications
1
57
0
Order By: Relevance
“…In recent years, with the improvement of CMOS technology, successive approximation register (SAR) analog-todigital converters ADCs have been able to achieve sampling rates of several hundreds of MS/s with high power efficiency and small area [1,2,3,4,5,6,7,8,9,10]. Meanwhile, 8 to 12-bit SAR ADCs could reach sampling rates of hundreds or thousands MS/s and provide compact area and outstanding power efficiency [11,12,13,14,15,16,17,18,19,20,21,22].…”
Section: Introductionmentioning
confidence: 99%
“…In recent years, with the improvement of CMOS technology, successive approximation register (SAR) analog-todigital converters ADCs have been able to achieve sampling rates of several hundreds of MS/s with high power efficiency and small area [1,2,3,4,5,6,7,8,9,10]. Meanwhile, 8 to 12-bit SAR ADCs could reach sampling rates of hundreds or thousands MS/s and provide compact area and outstanding power efficiency [11,12,13,14,15,16,17,18,19,20,21,22].…”
Section: Introductionmentioning
confidence: 99%
“…Recently, there are quite a few low-power or high-performance SAR ADC circuits reported in literature [1][2][3][4][5][6][7][8][9][10]. Typically, SAR ADCs implement the binary search algorithm and require N conversion cycles to generate an N-bit digital output.…”
Section: Introductionmentioning
confidence: 99%
“…Several recent ADC circuits exploit this opportunity in different ways. The designs in [8,9] take advantage of timing information to detect comparator metastability, subsequently improving ADC resolution or accelerating the conversion process. The proximity detector in [9] also relies on comparator timing information to detect when noise signal can be injected for background calibration.…”
Section: Introductionmentioning
confidence: 99%
See 1 more Smart Citation
“…To achieve the required noise level while still saving power, several techniques have been proposed. A two-stage pipelined SAR ADC [6], [7], [8], [9], [10] can relax the comparator noise by introducing a low-noise amplifier between the two stages. Nonetheless, the effort to design a low-power amplifier and to overcome the induced errors (e.g., gain error, offset error) is not trivial.…”
mentioning
confidence: 99%