2012
DOI: 10.1587/elex.9.1214
|View full text |Cite
|
Sign up to set email alerts
|

A 20GHz variability-aware robust, high-speed and low-power MOS CML latch

Abstract: Abstract:In a deep submicron CMOS process, variability puts a strict requirement on noise margin in MOS current-mode logic (MCML) gates. A usual approach to achieve noise margin is to increase DC gain by sizing up differential pairs. However this results in slow output settling, which limits the maximum operating speed. Thus we propose a novel MCML latch to mitigate this trade-off by using alternating low and high gain buffer structure on a bandwidth limited node. The proposed MCML latch is designed to operate… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2016
2016
2016
2016

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 4 publications
0
0
0
Order By: Relevance