2013 IEEE 10th International Conference on High Performance Computing and Communications &Amp; 2013 IEEE International Conferen 2013
DOI: 10.1109/hpcc.and.euc.2013.293
|View full text |Cite
|
Sign up to set email alerts
|

A Cross-Domain System Architecture for Embedded Hard Real-Time Many-Core Systems

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2014
2014
2020
2020

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 13 publications
0
1
0
Order By: Relevance
“…• The Multi-Core Execution of Parallelised Hard Real-Time Applications Supporting Analysability (parMERASA) architecture [79] provides an execution environment for hard real-time applications on a scalable multi-core processor. The parMERASA multi-core processor contains scalable timing analyzable NoCs.…”
Section: Temporal Independencementioning
confidence: 99%
“…• The Multi-Core Execution of Parallelised Hard Real-Time Applications Supporting Analysability (parMERASA) architecture [79] provides an execution environment for hard real-time applications on a scalable multi-core processor. The parMERASA multi-core processor contains scalable timing analyzable NoCs.…”
Section: Temporal Independencementioning
confidence: 99%