5th International Conference on Thermal and Mechanical Simulation and Experiments in Microelectronics and Microsystems, 2004. E
DOI: 10.1109/esime.2004.1304023
|View full text |Cite
|
Sign up to set email alerts
|

A finite element study of process induced stress in the transistor channel: effects of silicide contact and gate stack [MOSFET]

Abstract: Improving transistor performance by altering the properties of the silicon channel is a key challenge in electronic research; this can be done, for example, by introducing strain in the channel. In this paper, we report a study of the build-in stress due to a transistor's fabrication process, where different materials are deposited at high temperatures and then cooled down. The study is conducted by comparing Finite Element Modeling simulations with experimental structures measured with CBED. It is found that … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 6 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?