2015
DOI: 10.17950/ijer/v4s3/309
|View full text |Cite
|
Sign up to set email alerts
|

A New-High Speed-Low Power-Carry Select adder Using Modified GDI Technique

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2015
2015
2017
2017

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 0 publications
0
1
0
Order By: Relevance
“…So the quotient comes out as six and the remainder as zero. The serial divider consists of 4-bit binary adder [6], 2:1 multiplexer [8], 4-bit synchronous up counter, negative edge triggered Master Slave D flip flop. Here the 4-bit carry-lookahead adder is used for the fast addition process.…”
Section: Introductionmentioning
confidence: 99%
“…So the quotient comes out as six and the remainder as zero. The serial divider consists of 4-bit binary adder [6], 2:1 multiplexer [8], 4-bit synchronous up counter, negative edge triggered Master Slave D flip flop. Here the 4-bit carry-lookahead adder is used for the fast addition process.…”
Section: Introductionmentioning
confidence: 99%