2003
DOI: 10.1088/0268-1242/18/9/312
|View full text |Cite
|
Sign up to set email alerts
|

A novel CMOS readout circuit for large format IRFPA with background current storage suppression

Abstract: In this paper, we propose a novel readout circuit based on a buffered-direct-injection structure. In this new readout circuit, all the pixels in one row can start to integrate simultaneously. And the readout time can be reduced by as much as 94%. Since readout time in many conventional readout circuits contributes to half of the total row selection time, it is directly proportional to the total frame time. And the output waveform is boxcar, which is very easy to AD convert. In addition, one current storage cel… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2015
2015
2020
2020

Publication Types

Select...
4
1

Relationship

0
5

Authors

Journals

citations
Cited by 5 publications
references
References 5 publications
0
0
0
Order By: Relevance