2018
DOI: 10.1007/s10470-018-1375-2
|View full text |Cite
|
Sign up to set email alerts
|

A novel online offset-cancellation mechanism in a low-power 6-bit 2GS/s flash-ADC

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
2
0

Year Published

2020
2020
2022
2022

Publication Types

Select...
6

Relationship

0
6

Authors

Journals

citations
Cited by 9 publications
(2 citation statements)
references
References 10 publications
0
2
0
Order By: Relevance
“…As compared to resistive installation the capacitive interpolation consumes low power, provides verifiable track-and-hold operation, and has no boundary impacts, resulting in an effective drive simple conversion interface. Since the circuit size is not negligible, RF design approaches that use EMF and simulation links design are needed for the highest conversion speed using advanced CMOS techniques [15]. As a result, this circuit needs careful attention to its feature and bandwidth for sampling the analogue signal in track and hold buffers, and Master-Slave (MS) flipflops are used in comparators, but 10-GHz frequency circuits are extremely difficult to build.…”
Section: Related Workmentioning
confidence: 99%
See 1 more Smart Citation
“…As compared to resistive installation the capacitive interpolation consumes low power, provides verifiable track-and-hold operation, and has no boundary impacts, resulting in an effective drive simple conversion interface. Since the circuit size is not negligible, RF design approaches that use EMF and simulation links design are needed for the highest conversion speed using advanced CMOS techniques [15]. As a result, this circuit needs careful attention to its feature and bandwidth for sampling the analogue signal in track and hold buffers, and Master-Slave (MS) flipflops are used in comparators, but 10-GHz frequency circuits are extremely difficult to build.…”
Section: Related Workmentioning
confidence: 99%
“…It is demonstrated that in FADC architectures, the arranged Clocked Flash ADC can achieve incredible one-of-a-kind execution and a superior balance between Speed, Power, FOM, and VRB. In comparison to the references[1,2,4,7,8,10,11,14,15,19,20,22], the exhibited work uses low power 3.24 mW, and the Figure of Merit (FOM) is lower than the authors[4,8,10,14].…”
mentioning
confidence: 97%