Proceedings. (ICASSP '05). IEEE International Conference on Acoustics, Speech, and Signal Processing, 2005.
DOI: 10.1109/icassp.2005.1416231
|View full text |Cite
|
Sign up to set email alerts
|

A Parametrizable Low-Power High-Throughput Turbo-Decoder

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
2
1

Citation Types

0
26
0

Publication Types

Select...
5
2

Relationship

0
7

Authors

Journals

citations
Cited by 37 publications
(26 citation statements)
references
References 11 publications
0
26
0
Order By: Relevance
“…In order to increase the throughput by a factor of P, an information block can be divided into P segments with equal length L and then each segment is processed independently by a dedicated MAP decoder [14,19,33,[40][41][42][43][44][45][46][47]. In this scheme, each of the P MAP cores processes the data sequentially and fetches/writes the data simultaneously always at the same offset x to each segment.…”
Section: Parallel Turbo Decoder Architecturementioning
confidence: 99%
“…In order to increase the throughput by a factor of P, an information block can be divided into P segments with equal length L and then each segment is processed independently by a dedicated MAP decoder [14,19,33,[40][41][42][43][44][45][46][47]. In this scheme, each of the P MAP cores processes the data sequentially and fetches/writes the data simultaneously always at the same offset x to each segment.…”
Section: Parallel Turbo Decoder Architecturementioning
confidence: 99%
“…For high throughput applications, it is necessary to use multiple SISO decoders working in parallel to increase the decoding speed. For parallel Turbo decoding, multiple SISO decoders can be employed by dividing a codeword block into several sub-blocks and then each sub-block is processed separately by a dedicated SISO decoder [7,20,30,41,42]. For LDPC decoding, the decoder parallelism can be achieved by employing multiple check node processors [10,14,32,40,49].…”
Section: Performancementioning
confidence: 99%
“…Compared to a dedicated LDPC decoder solution [37], this flexible decoder has only about 15-20% area overhead when normalized to the same throughput target (with the same number of iterations). Compared to a dedicated Turbo decoder solution [30], our flexible decoder shows only about 10-20% area overhead when normalized to the same technology and the same throughput and code length.…”
Section: Performancementioning
confidence: 99%
See 1 more Smart Citation
“…The architecture can optimize the decoder and interleaver block to achieve the low power and high throughput. This can be obtained by the parallel interleaving [8] The design of parallel decoders can yield the reduced latency and increased throughput. To improve the efficient area, the foundation of large blocks are utilized [9].…”
Section: Introductionmentioning
confidence: 99%