Proceedings Eight International Conference on Computer Communications and Networks (Cat. No.99EX370)
DOI: 10.1109/icccn.1999.805510
|View full text |Cite
|
Sign up to set email alerts
|

A scalable priority queue manager architecture for output-buffered ATM switches

Abstract: We describe a scalable priority queue manager that implements deadline-ordered service disciplines in an output-buffered ATM switch, which can be used as a switching node in high-speed packet switched networks to provide quality of service (QoS) guarantees. The priority queue manager can handle a range of priority levels from 0 to (216 -l), a buffer size of 64K ATM cells, and 16 input links at 2.5 Gb/s. Two main components of the priority queue manager are: ( I ) a V U I chip for searching the highest priority… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 14 publications
0
0
0
Order By: Relevance