1994
DOI: 10.1109/4.340420
|View full text |Cite
|
Sign up to set email alerts
|

A video DSP with a macroblock-level-pipeline and a SIMD type vector-pipeline architecture for MPEG2 CODEC

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

1994
1994
1999
1999

Publication Types

Select...
5
1

Relationship

0
6

Authors

Journals

citations
Cited by 32 publications
(2 citation statements)
references
References 9 publications
0
2
0
Order By: Relevance
“…Although some units can operate on a block basis (e.g. DQ and IQ), the MB is the basic unit of processing for the whole set of units [12]. So, we have used this feature to design an architecture with a MB-Level-Pipeline basis, called MViP (MPEG-2 Video Processor).…”
Section: Features Of the Mpeg-2 Algorithmmentioning
confidence: 99%
“…Although some units can operate on a block basis (e.g. DQ and IQ), the MB is the basic unit of processing for the whole set of units [12]. So, we have used this feature to design an architecture with a MB-Level-Pipeline basis, called MViP (MPEG-2 Video Processor).…”
Section: Features Of the Mpeg-2 Algorithmmentioning
confidence: 99%
“…Most designs which have already been published on motion estimation in related MPEG video coders [5,13,18] are based on a systolic array type approach because of the relatively large frame sizes involved, leading to a large computational requirement on the DCT. However, in the video conferencing case, this is not needed.…”
Section: Related Workmentioning
confidence: 99%