2008 3rd International Symposium on Communications, Control and Signal Processing 2008
DOI: 10.1109/isccsp.2008.4537219
|View full text |Cite
|
Sign up to set email alerts
|

Algorithm and architecture for high speed merged arithmetic FIR filter generation

Abstract: This paper presents a new method and an algorithm for the synthesis of a high-speed variable coefficients Finite Impulse Response (FIR) filter. Timing performance and reduced area are achieved employing two techniques. Firstly, a merged arithmetic architecture is used to synthesize the FIR filter function directly. Secondly, an algorithm that looks for minimum delay Partial Product Reduction Tree (PPRT) is developed. These results are combined to create a program that furnishes a speed optimized netlist for th… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2008
2008
2024
2024

Publication Types

Select...
3

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 13 publications
0
0
0
Order By: Relevance