Abstract:8th European Workshop on Radiation Effects on Components and Systems, Univ Jyvaskyla, Dept Phys, Jyvaskyla, FINLAND, SEP 10-12, 2008International audienceWe report real-time SER characterization of CMOS 65 nm SRAM memories in both altitude and underground environments. Neutron and alpha-particle SERs are compared with data obtained from accelerated tests and values previously measured for CMOS 130 nm technology
“…For the cave experiment and due now to a very satisfactory statistics (with respect to the first results published in 2009, see Ref. [15]), 51 events were recorded, corresponding to 38 SBU and 13 MCU with multiplicities of 2-5. The fraction of MCU is found equal in this case to 13/51 ffi 25.5% of the detected events and to 36/74 = 48.6% of the total number of detected bit flips.…”
Section: Altitude and Underground Real-time Experimentsmentioning
confidence: 79%
“…Both 130 nm and 65 nm bitcells were fully modeled with 3D TCAD tools (Sentaurus Synopsys package [31]) to evaluate their sensitivity to heavy ions and to determine the SEU/SBU and MBU/ MCU occurrences as a function of ion parameter [32][33][34]. In complement to TCAD work, numerous experimental studies were conducted these four last years to characterize the different test chips from an accelerated-test point-of-view with neutrons at the Los Alamos Neutron Science Center (LANSCE), as well as with an intense Am 241 alpha source at STMicroelectronics [14,15].…”
Section: Sram Circuits Under Testmentioning
confidence: 99%
“…Two different SER test equipments, specially designed for the study, have been developed and assembled by Bertin Technologies (Aix-en-Provence, France) for the 130 nm devices [14][15][16] and by iRoC Technologies (Grenoble, France) for the 65 nm ones [17], respectively. Fig.…”
Section: Hardware and Software Setupsmentioning
confidence: 99%
“…[18,35]. A special test algorithm used for SRAM testing [15] has been developed in complement to hardware aspects to detect and discriminate SBU from MCU, Single-Event Functional Interrupt (SEFI) or Single-Event Latchup (SEL) events. Current consumption of all power lines provided by the tester is monitored and logged during the test.…”
Section: Hardware and Software Setupsmentioning
confidence: 99%
“…In this context, the present work surveys our 2005-2010 experiments and modeling-simulation works [12][13][14][15][16][17] dedicated to the evaluation of natural radiation-induced soft errors in advanced static memory (SRAM) technologies following a real-time (i.e. life testing) approach.…”
“…For the cave experiment and due now to a very satisfactory statistics (with respect to the first results published in 2009, see Ref. [15]), 51 events were recorded, corresponding to 38 SBU and 13 MCU with multiplicities of 2-5. The fraction of MCU is found equal in this case to 13/51 ffi 25.5% of the detected events and to 36/74 = 48.6% of the total number of detected bit flips.…”
Section: Altitude and Underground Real-time Experimentsmentioning
confidence: 79%
“…Both 130 nm and 65 nm bitcells were fully modeled with 3D TCAD tools (Sentaurus Synopsys package [31]) to evaluate their sensitivity to heavy ions and to determine the SEU/SBU and MBU/ MCU occurrences as a function of ion parameter [32][33][34]. In complement to TCAD work, numerous experimental studies were conducted these four last years to characterize the different test chips from an accelerated-test point-of-view with neutrons at the Los Alamos Neutron Science Center (LANSCE), as well as with an intense Am 241 alpha source at STMicroelectronics [14,15].…”
Section: Sram Circuits Under Testmentioning
confidence: 99%
“…Two different SER test equipments, specially designed for the study, have been developed and assembled by Bertin Technologies (Aix-en-Provence, France) for the 130 nm devices [14][15][16] and by iRoC Technologies (Grenoble, France) for the 65 nm ones [17], respectively. Fig.…”
Section: Hardware and Software Setupsmentioning
confidence: 99%
“…[18,35]. A special test algorithm used for SRAM testing [15] has been developed in complement to hardware aspects to detect and discriminate SBU from MCU, Single-Event Functional Interrupt (SEFI) or Single-Event Latchup (SEL) events. Current consumption of all power lines provided by the tester is monitored and logged during the test.…”
Section: Hardware and Software Setupsmentioning
confidence: 99%
“…In this context, the present work surveys our 2005-2010 experiments and modeling-simulation works [12][13][14][15][16][17] dedicated to the evaluation of natural radiation-induced soft errors in advanced static memory (SRAM) technologies following a real-time (i.e. life testing) approach.…”
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.